

# Nanoscale Device Engineering (EC 502)

## <u>Syllabus</u>

## Unit – I

$$L = 3$$
,  $T = 0$ ,  $P = 0$ ,  $C = 3$ 

• Introduction to Nanoscience and Nanotechnologies

## Unit - 2

Fabrication Technology & SPICE Device Models

(VLSI Processes: Introduction, Twin-Well CMOS Process, Integrated Devices, MOSFETs, Resistors, Capacitors, pn Junction Diodes, BiCMOS Process, Lateral pnp Transistor, p-Base and Pinched-Base, Resistors, SiGe BiCMOS Process, VLSI Layout, Beyond 20nm Technology Implications of Technology Scaling: Issues in Deep-Submicron Design: Silicon Area, Scaling Implications, Velocity Saturation, Subthreshold Conduction, PVT Variations, Wiring: The Interconnect, SPICE Device Models: The Diode Model, The Zener Diode Model, MOSFET Models, The BJT Model)

## Unit - 3

Applications of Nanoscience and Nanotechnologies

(Information and Communication Technologies: Integrated Circuits, Data Storage, Photonics, Displays, Information storage devices, Wireless sensing and communication)



#### **Crystal Growth and Wafer Preparation**

- ➤ Polycrystalline Silicon (Si) is used as the starting material for the growth of device quality Single Crystal Si.
- ➤ There are following 3 types of Si:
- 1. Amorphous Silicon No crystal order, More defects
- 2. Polycrystalline Silicon Multiple crystal order, Less defects
- 3. Single Crystal Silicon Uniform crystal order, Negligible defects





#### **Crystal Growth and Wafer Preparation**

#### **Electronic Grade Silicon (EGS)**

- EGS is a polycrystalline material of high purity.
- It is a raw material for the preparation of Single Crystal Si.
- ➤ It is 99.9% pure.
- $\triangleright$  EGS is obtained from quartzite (relatively pure form of sand SiO<sub>2</sub>).





## **Crystal Growth and Wafer Preparation**

#### **Electronic Grade Silicon (EGS)**





#### **Crystal Growth and Wafer Preparation**

**Obtaining EGS from Ore (Quartzite)** – It is done in following steps:

#### 1. Quartzite to MGS

➤ It is performed in submerged electrode arc furnace filled with quartzite, coal, coke and wood chips.

$$3C \text{ (solid)} + 2 \text{ SiO}_2 \text{ (solid)} = \text{Si (liquid)} + \text{SiO (gas)} + \text{CO (gas)}$$







#### **Crystal Growth and Wafer Preparation**

$$SiO_2 + C = SiO + CO$$
  
 $SiO + 2C = SiC + CO$   
 $SiC + SiO_2 = Si (MGS) + SiO (gas) + CO (gas)$ 

- ➤ MGS has a purity of 98%.
- 2. In next step, MGS is treated with anhydrous HCL to form trichlorosilane (SiHCl<sub>3</sub>).

$$Si (solid) + 3HCl (gas) = SiHCl3 + H2 (gas)$$

- $\triangleright$  SiHCl<sub>3</sub> is liquid at room temperature (B.P. 32<sup>o</sup>C).
- 3. EGS is prepared from SiHCl<sub>3</sub> in a chemical vapor deposition process.  $2SiHCl_3(gas) + 2H_2 = 2Si(solid EGS) + 6HCl(gas)$
- ➤ EGS is 99.99% pure and it is used as the starting material for the manufacturing of Single Crystal Silicon.



#### **Crystal Growth and Wafer Preparation**

#### **Single Crystal Silicon:**

- Single crystal silicon, also known as mono-crystalline silicon, is a form of silicon where the entire solid has a continuous, unbroken crystal lattice structure with no grain boundaries.
- It is a highly pure and crystalline material.
- Its uniform structure and properties make it ideal for fabrication of high efficiency solar cells and semiconductor devices.

EGS to Single Crystal Silicon is prepared using following three techniques:

- 1. Czochralski Method (CZ) Most Used; and used for both Si and GaAs
- 2. Float Zone Method (FZ) very pure but high cost
- 3. Bridgeman technique for compound semiconductors



#### **Crystal Growth and Wafer Preparation**

#### **Single Crystal Silicon:**

EGS to Single Crystal Silicon is prepared using following three techniques:

- 1. Czochralski Method (CZ) Most Used; and used for both Si and GaAs
- 2. Float Zone Method (FZ) very pure but high cost
- 3. Bridgeman technique for compound semiconductors



#### **Crystal Growth and Wafer Preparation**

#### 1. Czochralski Method (CZ)

- Single crystal Si is produced by melting polycrystalline Si and then resolidifying it.
- Electronic grade silicon is loaded into quartz crucible and heated to ~ 1500 °C in presence of Argon (Ar) inert gas.







#### **Crystal Growth and Wafer Preparation**

- A seed crystal with the desired orientation is lowered into the melt and rotated counter clockwise slowly while crucible is rotated clockwise.
- The quartz crucible is normally discarded after the process is terminated.





#### Wafer Preparation

A wafer is a thin slice of Single crystal Silicon used for the fabrication of integrated circuits.





#### **Diode fabricatrion:**

#### There are following steps in the fabrication of diode:

- 1. Wafer Preparation
- 2. Oxidation
- 3. Masking
- 4. Lithography
- 5. Etching
- 6. Diffusion or Ion implantation
- 7. Metallization
- 8. Packaging



- The CMOS can be fabricated using different processes such as:
- 1. N-well process
- 2. P-well process
- 3. Twin tub process



Fig. 1 N-well process



Fig. 2 P-well process



#### Twin-tub CMOS Process

The twin-well CMOS fabrication process, also known as the twin-tub process, is a method for creating both n-channel (nMOS) and p-channel (pMOS) transistors on the same silicon substrate.



Fig. 3 Twin Tub process









































## Twin-tub fabrication steps

Etching of uncovered thick oxide using HF (Hydrofluoric acid)















































• The resistor is obtained in integrated circuit by utilizing the bulk resistance of a defined volume of semiconductor.



$$R_S = \frac{\rho L}{L.t} = \frac{\rho}{t}$$
 (ohms per square)



- Resistors are fabricated using different techniques for different applications. Most common types are
- 1. Diffused Resistors
- This type of resistor is fabricated by diffusion of p-type impurity in and n-type substrate.
- $\triangleright$  The sheet resistance of diffusion resistor is 100-200  $\Omega$ /square.
- The sheet resistance is monitored during the diffusion process and can be designed to a tolerance of 5%.





## Epitaxial Resistor



- ➤ Epitaxial layer is a thin layer of semiconductor material grown epitaxially over the substrate.
- Epitaxial resistor is used to achieve large value of resistance.
- $\triangleright$  Sheet resistance of epitaxial layer is 1-10 k $\Omega$ /sq.



#### Pinched Resistor



- ➤ It creates high sheet resistance by narrowing the crosssectional area of a diffusion region.
- The sheet resistance of semiconductor is increased by reducing its effective cross sectional area  $(10-50k\Omega/square)$ .
- No current flow through the n-type material due to diode at terminal 2 in reverse direction.

## Capacitor Fabrication Process



#### **Capacitor fabrication**





- There are different techniques to fabricate different types of capacitors. Most common types are
- 1. Diffused Junction capacitor
- 2. MOS capacitor

## Capacitor Fabrication Process



## **Capacitor fabrication**

- 1. Diffused Junction capacitor
- A reverse-biased diffused p-n junction is used as capacitor.
- These capacitors are non linear.

## 2. MOS Capacitor

- ➤ MOS capacitor or oxide insulated capacitors are fabricated by using the emitter region as one plate, metallization as the second plate and intermediate oxide layer as dielectric.
- ➤ To obtain a higher capacitance per unit area, oxide thickness is kept between 500-1000 A<sup>0</sup>.



- BiCMOS is a technique to combine the features of BJT and CMOS together.
- CMOS has advantage of small size, low power consumption and high noise immunity. However, its speed is limited due to its inability to drive high capacitive loads.
- On the other hand, BJT can operate faster than CMOS and have greater current drive capability.







Fig. Inverter using BJT, CMOS and BiCMOS



- BiCMOS has the charging and discharging currents are  $(\beta+1)I_D$ , whereas it is  $I_D$  in CMOS inverter.
- The time required to charge and discharge will be less resulting into higher speed.





- BiCMOS fabrication has following steps:
- Step 1 P-substrate Step 2 P-substrate Step 3 oxide layer P-substrate







• Step 7



• Step 8



• Step 9





• Step 10



• Step 11



• Step 12





• Step 13



• Step 14



## Thank You